# Simple and Flexible Stack Types

Frances Perry<sup>1</sup> frances@cs.princeton.edu Chris Hawblitzel chrishaw@microsoft.com

Juan Chen juanchen@microsoft.com

June 2007

Technical Report MSR-TR-2007-51

Typed intermediate languages and typed assembly languages for optimizing compilers require types to describe stack-allocated data. Previous type systems for stack data were either undecidable or did not treat arguments passed by reference. This paper presents a simple, sound, decidable type system expressive enough to support the Micro-CLI source language, including by-reference arguments. This type system safely expresses operations on aliased stack locations by using singleton pointers and a small subset of linear logic.

> Microsoft Research Microsoft Corporation One Microsoft Way Redmond, WA 98052 http://www.research.microsoft.com

<sup>1</sup>The work by Frances Perry was done during an internship at Microsoft Research

# 1 Introduction

Java and C# are safe, high-level languages. The safety of Java and C# protects one program from another: safe applets cannot crash a browser, safe servlets cannot crash a server, and so on. The high level of abstraction makes programming easier, but makes compilation more challenging. Java and C# require sophisticated optimizing compilation to achieve performance competitive with programs written directly in C or assembly language.

Unfortunately, a large, complex compiler is likely to have bugs, and these bugs may cause the compiler to produce unsafe assembly language code. Proof-carrying code (PCC) [15] and typed assembly language (TAL) [14] solve this problem by verifying the safety of the assembly language code generated by the compiler, thus removing the compiler from the trusted computing base. Because the behavior of an assembly language program is undecidable in general, PCC and TAL require machine-checkable evidence to verify a program's safety. A type-preserving compiler generates this evidence by transforming a well-typed source program into a well-typed assembly language program, preserving the well-typedness of the program during each compilation phase in between the source and assembly language levels [14]. To do this, the compiler must define type systems for each intermediate language in the compilation. Java bytecode [12] and CIL [4] are well-known typed intermediate languages, but these still contain many high-level abstractions, such as single instructions for invoking virtual methods and platform-independent storage slots for local data. Below the Java bytecode and CIL levels, these abstractions break down into smaller pieces. A virtual method invocation turns into a method table lookup, instructions for pushing arguments onto a stack, a call instruction, plus prologue and epilogue code in the called method. Local data storage slots turn into machine-specific registers and stack slots. These lower-level concepts need lower-level types.

This paper describes SST (Simple Stack Types), a type system that is appropriate for type-checking stack operations in the lowest levels of a type-preserving compiler, including the final typed assembly language generated by the compiler. Previous type systems for stacks were either undecidable without explicit proof annotations [2, 9] or could not represent arguments passed and returned by reference [13]. By contrast, SST has a simple decision procedure, making it easy to use in an intermediate language. It expresses by-reference arguments, even when multiple references point to the same aliased location. It is provably type-safe, via standard preservation and progress lemmas. Finally, SST is simple and elegant enough to be a trustworthy component of a typed assembly language.

To represent stacks in the presence of aliasing, SST builds on ideas from stack-based TAL [13], alias types [18], and linear logic [6, 19]. Section 2 discusses these systems and related systems in more detail. Sections 3 and 4 introduce SST's types and instructions formally. Section 5 describes a translation from the Micro-CLI [9] source language to SST, demonstrating SST's expressiveness. Section 6 concludes.

## 2 Background and Related Work

Stack-based TAL (STAL) was the first TAL to support stacks. Its central idea, shared by SST, was a *stack type*, which specifies the known types of values on the stack at any point in a TAL program. For example, the STAL stack type "int :: int ::  $\rho$ " specifies that two integers live at the top of the stack, but all types deeper in the stack are unknown, specified only by the stack type variable  $\rho$ . Code blocks in STAL may be polymorphic over stack type variables.

In addition to the concatenation operator " :: ", STAL contains a compound stack type that can express some pointers into the middle of the stack. Unfortunately, STAL

$$\frac{\zeta \Rightarrow \zeta'}{\ell : \tau :: \zeta \Rightarrow \ell : \tau :: \zeta'} \text{ s-imp-concat} \qquad \frac{\ell : \sigma \Rightarrow \ell : \sigma'}{\ell : (\sigma \land \{\ell_t : \tau\}) \Rightarrow \ell : (\sigma' \land \{\ell_t : \tau\})} \text{ s-imp-alias}$$

$$\frac{\overline{\zeta \Rightarrow \zeta}}{\overline{\zeta \Rightarrow \zeta}} \text{ s-imp-eq} \qquad \overline{\ell : (\tau :: \zeta) \Rightarrow \ell : (\tau :: \zeta \land \{\ell : \tau\})} \text{ s-imp-add-alias}$$

$$\frac{\zeta_1 \Rightarrow \zeta_2}{\zeta_1 \Rightarrow \zeta_3} \text{ s-imp-trans} \qquad \overline{\ell : (\sigma \land \{\ell_t : \tau\}) \Rightarrow \ell : \sigma} \text{ s-imp-drop-alias}$$

$$\overline{\ell : (\tau_1 :: \ell_q : (\sigma \land \{\ell_2 : \tau_2\})) \Rightarrow \ell : ((\tau_1 :: \ell_q : \sigma) \land \{\ell_2 : \tau_2\})} \text{ s-imp-expand-alias}$$

$$\frac{\zeta \Rightarrow \ell : (\sigma \land \{\ell_1 : \tau_1\}) \quad \zeta \Rightarrow \ell : (\sigma \land \{\ell_2 : \tau_2\})}{\zeta \Rightarrow \ell : (\sigma \land \{\ell_1 : \tau_1\} \land \{\ell_2 : \tau_2\})} \text{ s-imp-merge-alias}$$

#### Figure 1: Logical Stack Implication Rules

cannot express the possibly aliased pointers that C# compilers use to implement byreference arguments. Consider the three C# methods below. The swap method takes two integer references and swaps the integers. The f method instantiates arguments x and y with pointers to local variables a and b, while g instantiates x and y with pointers to c:

```
void f() {
    int a = 10, b = 20;
    swap(ref a, ref b); }
void g() {
    int c = 30;
    swap(ref c, ref c); }
void swap(ref int x, ref int y) {
    int t = x;
    x = y;
    y = t; }
```

STAL cannot give a useful type to the swap method: even with compound types, STAL stack types must list the types of stack slots in precisely the order that they appear in memory. The STAL type for swap must reserve one particular stack slot for x and another for y, making it impossible for a caller to instantiate x and y with aliased pointers (as g does), with heap pointers (as is allowed by C#), or with two stack pointers in the opposite order. Regarding these limitations, Morrisett *et al.* say that, "it appears that this limitation could be removed by introducing a limited form of intersection type, but we have not yet explored the ramifications of this enhancement." (In fact, one subsequent TAL [2] did add intersection types, but did not explore its use for stacks. Furthermore, this type system was undecidable [2].) SST uses a form of intersection type, rather than using STAL's compound types.

A key advantage of stack allocation is the ease of stack deallocation: a program simply pops data from the top of the stack to deallocate the data. In general, popping may leave dangling pointers to popped data. STAL deals with this safely but awkwardly, applying a special validation rule before each use of any potentially dangling pointer. SST follows a more direct and flexible approach introduced by alias types [18] (although alias types handled heaps objects, not stack data). Alias types split a pointer type into two parts: the location  $\ell$  of the data, and the type of the data at location  $\ell$ . The pointer to the data has a singleton type  $Ptr(\ell)$ , which indicates that the pointer points exactly to the location  $\ell$ , but deliberately does not specify the type of the data at location  $\ell$ . Instead, a separate *capability* specifies the current type at  $\ell$ . For example, the capability  $\{\ell \mapsto \text{int}\}$  specifies that  $\ell$  currently holds an integer. Because of the separation between singleton pointer types and capabilities, the capabilities can evolve, independently of the pointer types, to track updates and deallocation.

To ensure that no two capabilities specify contradictory information about a single location, alias types impose a linearity discipline on the program's treatment of capabilities, prohibiting arbitrary duplication of the information contained in a capability. In particular, the capability  $\{\ell \mapsto int\}$  is not equivalent to the capability  $\{\ell \mapsto int, \ell \mapsto int\}$ . However, alias types (and the similar capability calculus [3]) use non-standard operators and rules for controlling linearity. Following recent advice [20, 7, 5], SST uses operators and rules directly inspired by standard linear logic [6, 19] and separation logic [17, 8]. Linear logic and separation logic share a core of basic operators. Two are of particular interest for stacks: multiplicative conjunction " $\otimes$ " (written as "\*" in separation logic) and additive conjunction "&" (written as " $\wedge$ " in separation logic). For example, to have "coffee  $\otimes$  tea" is to have both coffee and tea. To have "coffee&tea" is to have a choice between coffee and tea, but not both. Ahmed and Walker observe that additive conjunction "allows us to specify different 'views' of the stack" [1] (though [1] did not explore applications of this observation); we take this observation as a starting point for representing by-reference arguments.

Jia, Spalding, Walker and Glew [9] used linear logic as the basis for a typed lowlevel language of stacks and heaps (we refer to this low-level language as "JSWG"). In contrast to STAL, JSWG expressed by-reference arguments. To demonstrate this, the authors also introduced the high-level "Micro-CLI" source language (modeled on the CLI intermediate format targeted by C# compilers [4]) and provided a translation from Micro-CLI programs to JSWG programs. In contrast to SST's decidable logic, JSWG's linear logic (which includes the standard linear operators  $\otimes$ , &,  $\oplus$ ,  $-\infty$ , and !) is undecidable [11], making SST more practical than JSWG's system for a compiler intermediate language. Furthermore, JSWG expresses pointers using a heavyweight notion of "frozen" capabilities (with version numbers and "tag trees" for pointers into the stack) while SST relies solely on singleton pointer types and a minimal linear logic. Despite its smaller set of features, SST is still powerful enough to express Micro-CLI; Section 5 describes a translation of Micro-CLI programs to SST programs.

## 3 Simple Stack Types

Consider the STAL stack type int :: int ::  $\rho$  from the Section 2. In alias type notation, each integer on the stack would have a capability  $\{\ell \mapsto \text{int}\}$ . In linear logic notation, the  $\otimes$  operator would glue capabilities together to form a complete stack capability:  $\{\ell_2 \mapsto \text{int}\} \otimes \{\ell_1 \mapsto \text{int}\} \otimes \rho$ , where  $\ell_2$  and  $\ell_1$  are the locations of each of the two integers on the stack. SST takes this notation as a starting point, but makes two modifications. First, to simplify the type checking algorithm, SST replaces the commutative, associative  $\otimes$  operator with the non-commutative, non-associative :: operator, resulting in a stack capability  $\{\ell_2 \mapsto \text{int}\} :: \{\ell_1 \mapsto \text{int}\} :: \rho$ . Second, rather than showing one location per stack slot, SST's notation puts stack slots in between locations, writing  $\ell_2$  : int ::  $\ell_1 : \text{int} :: \ell_0 : \rho$  to indicate that one integer falls between locations  $\ell_2$  and  $\ell_1$ , and the other falls between locations  $\ell_1$  and  $\ell_0$ . Note that this adds the extra location  $\ell_0$  to the example — for instance, the stack pointer might have type  $Ptr(\ell_0)$ , pointing to the bottom of the frame.

The following grammar generates labeled stack types  $\varsigma$  and unlabeled stack types  $\sigma$  (where  $\tau$  indicates a single-word type, such as int):

**labeled stack type** 
$$\varsigma ::= \ell : \sigma$$
  
**unlabeled stack type**  $\sigma ::= \rho \mid \text{Empty} \mid \tau :: \varsigma \mid \sigma \land \{\ell : \tau\}$ 

$$\begin{split} \varrho &:= \rho \mid \mathrm{Empty} \mid \tau :: \varsigma \\ \hline \\ \hline \ell : \rho \xrightarrow{\{1\}} \ell : \rho} \mathrm{s\text{-imp2-var}} & \hline \\ \hline \\ \hline \ell : \mathrm{Empty} \xrightarrow{\{1\}} \ell : \mathrm{Empty}} \mathrm{s\text{-imp2-empty}} \\ \hline \\ \hline \\ \hline \\ \hline \\ \hline \\ \frac{\zeta \xrightarrow{\phi} \zeta'}{\ell : \tau :: \varsigma \xrightarrow{\phi \cup \{(\ell,\tau)\}} \ell : \tau :: \varsigma'} \mathrm{s\text{-imp2-concat}} \\ \hline \\ \hline \\ \hline \\ \hline \\ \hline \\ \frac{\ell' : \sigma \xrightarrow{\phi} \ell' : \rho}{\ell' : (\sigma \land \{\ell : \tau\}) \xrightarrow{\phi \cup \{(\ell,\tau)\}} \ell' : \rho} \mathrm{s\text{-imp2-alias-left}} \\ \hline \\ \\ \hline \\ \\ \hline \\ \\ \hline \\ \frac{\varsigma \xrightarrow{\phi \cup \{(\ell,\tau)\}} \ell' : \sigma}{\varsigma \xrightarrow{\phi \cup \{(\ell,\tau)\}} \ell' : (\sigma \land \{\ell : \tau\})} \mathrm{s\text{-imp2-alias-right}} \end{split}$$

Figure 2: Algorithmic Stack Implication Rules

The unlabeled stack type variables  $\rho$ , empty stack Empty, and stack concatenation operator :: give SST the same expressiveness as the core of STAL, but little else. The real power of SST comes from the  $\wedge$  operator, indicating aliasing. The stack type  $\sigma \wedge \{\ell : \tau\}$  implies three things. First,  $\sigma$  holds. Second, the location  $\ell$  resides either in the heap or in the part of the stack described by  $\sigma$ . Third,  $\ell$  currently contains a word of type  $\tau$ . Figure 1 shows the rules governing stack types; " $\varsigma \Rightarrow \varsigma'$ " means that if  $\varsigma$  holds, then  $\varsigma'$  also holds. Some rules (s-imp-concat, s-imp-alias, s-imp-eq, s-imptrans) are basic structural rules. The s-imp-add-alias and s-imp-merge-alias rules allow a program to add one or more aliases to a stack type. The s-imp-drop-alias rule lets a program drop unneeded aliases. The s-imp-expand-alias rule expands the scope of an alias, as described in more detail below.

Figure 2 shows an alternate version of the stack type rules, with a more algorithmic flavor. In fact, the alternate version is syntax directed: for any  $\varsigma$  and  $\varsigma'$ , the syntax of  $\varsigma$  and  $\varsigma'$  determines which rule from Figure 2 to apply. Nevertheless, the two versions are equivalent:

**Theorem 1**  $\varsigma \Rightarrow \varsigma'$  if and only if there exists some  $\phi$  such that  $\varsigma \stackrel{\phi}{\Longrightarrow} \varsigma'$ .

Thus, a type checker can use  $\varsigma \stackrel{\phi}{\Longrightarrow} \varsigma'$  as a simple algorithm for deciding  $\varsigma \Rightarrow \varsigma'$ . The simplicity of the algorithm stems from the simplicity of the :: and  $\land$  operators.

As an example, consider the swap function from Section 2. Suppose that the compiler pushes arguments to swap onto the stack from right-to-left, and stores the return address in a register. Upon entry to swap, the stack will hold the arguments x and y, each of which is a pointer to some location inside  $\rho$ :

$$\ell_2: \operatorname{Ptr}(\ell_x) :: \ell_1: \operatorname{Ptr}(\ell_y) :: \ell_0: (\rho \land \{\ell_x: \operatorname{int}\} \land \{\ell_y: \operatorname{int}\})$$

Note that locations  $\ell_x$  and  $\ell_y$  may appear anywhere in  $\rho$ , in any order. In fact,  $\ell_x$  and  $\ell_y$  may be the same location. For example, suppose that just before calling swap, the stack has type  $\ell_0$ : int ::  $\varsigma$ . Figure 1's s-imp-add-alias and s-imp-merge-alias rules prove:

$$\begin{array}{l} \ell_0 : \operatorname{int} :: \varsigma \\ \Rightarrow \quad \ell_0 : ((\operatorname{int} :: \varsigma) \land \{\ell_0 : \operatorname{int}\} \land \{\ell_0 : \operatorname{int}\}) \end{array}$$

Using this, the program can choose  $\rho = (\text{int } :: \varsigma)$ , choose  $\ell_x = \ell_y = \ell_0$ , push two pointers to  $\ell_0$  onto the stack, and call swap.

Figure 1's rules also allow reordering of aliases. For example, the s-imp-drop-alias, s-imp-alias, and s-imp-merge-alias rules prove:

$$\ell_0 : (\rho \land \{\ell_y : \operatorname{int}\} \land \{\ell_x : \operatorname{int}\}) \Rightarrow \ \ell_0 : (\rho \land \{\ell_x : \operatorname{int}\} \land \{\ell_y : \operatorname{int}\})$$

Section 2 mentioned the danger of pointers left dangling after the program pops a word from the stack. The syntax  $\sigma \land \{\ell : \tau\}$  expresses a clear scope in which  $\ell$ remains safe to use:  $\ell$  definitely contains type  $\tau$  as long as  $\sigma$  remains unmodified. If the program pops a word from  $\sigma$ , for example, then the alias  $\{\ell : \tau\}$  must be discarded (see section 4.1 for details). The rules governing this scope are simple: s-imp-expandalias expands the scope of an alias, but there is no rule to contract the scope. Expansion is safe, and allows a caller to pass a reference on to another method. The **h** method shown below expands the scope of **c** before calling **swap**. Contraction, on the other hand, could leave unsafe dangling pointers, as shown by the illegal and unsafe C# method **illegalMethod**:

```
void h(ref int c) { swap(ref c, ref c); }
ref int illegalMethod() { int c; return ref c; }
```

**Relation to linear logic.** Just as :: is a limited version of the linear logic  $\otimes$  operator, the  $\wedge$  operator is a limited version of the linear logic & operator. More specifically, the notation  $\sigma \wedge \{\ell : \tau\}$  corresponds to the linear logic formula  $\sigma\&(\{\ell \mapsto \tau\} \otimes \top)$ , where  $\top$  is the linear logic notation to indicate any resource. Intuitively, knowing  $\sigma\&(\{\ell \mapsto \tau\} \otimes \top)$  means that you can choose to look at the stack in one of two ways: either consider the stack to have type  $\sigma$ , or consider the stack to have type  $\{\ell \mapsto \tau\} \otimes \top$ . The latter case tells you that the stack holds type  $\tau$  at location  $\ell$ , plus some other data represented by  $\top$ .

The s-imp-expand-alias rule and lack of a contraction rule also correspond to linear logic, where  $A \otimes (B\&(C \otimes \top))$  implies  $(A \otimes B)\&(C \otimes \top)$ , but  $(A \otimes B)\&(C \otimes \top)$  does not imply  $A \otimes (B\&(C \otimes \top))$ ; linear logic can expand, but not contract, the scope of " $\&(C \otimes \top)$ ". Unlike JSWG [9]'s scoping via version numbers and tag trees, SST's scoping follows naturally from linear logic rules.

**Locations.** A location  $\ell$  may be a location variable " $\eta$ ", the location of the bottom of the stack "base", the next location towards the top of the stack "next( $\ell$ )", or a heap location "p" (assuming an infinite supply of locations p for heap allocation):

**location**  $\ell$  ::=  $\eta \mid \text{base} \mid \text{next}(\ell) \mid p$ 

For example, the STAL type int :: int ::  $\rho$  may be written in SST as "next<sup>2</sup>( $\eta$ ) : int :: next( $\eta$ ) : int ::  $\eta : \rho$ ", where next<sup>2</sup>( $\eta$ ) is an abbreviation for next(next( $\eta$ )). For convenience, we frequently use the following abbreviation:

$$(\tau_n \dots \tau_1) @(\ell : \sigma) = \operatorname{next}^n(\ell) : \tau_n :: \dots :: \operatorname{next}^1(\ell) : \tau_1 :: \ell : \sigma$$

With this, the STAL type int :: int ::  $\rho$  may be written in as (int; int)@ $(\eta : \rho)$ .

### 4 Formalization

**Types.** SST supports integer type "int", nonsense type "Nonsense" for uninitialized stack slots, heap pointer type "HeapPtr( $\tau$ )" for pointers to heap values of type  $\tau$ , singleton type "Ptr( $\ell$ )", and code type " $\forall [\Delta](\Gamma, \varsigma)$ " for code blocks.

**type**  $\tau$  ::= int | Nonsense | HeapPtr( $\tau$ ) | Ptr( $\ell$ ) |  $\forall [\Delta](\Gamma, \varsigma)$ 

Type  $\forall [\Delta](\Gamma, \varsigma)$  describes preconditions for code blocks. The location environment  $\Delta$  is a sequence of location variables and stack type variables. The register file  $\Gamma$  is a partial function from registers to types.  $\Gamma$  and  $\varsigma$  describe the initial register and stack state for the blocks. They may refer to the variables in  $\Delta$ .

Values and Operands. A stack location d is either "base" or the next stack location "next(d)".

A word-sized value w may be an integer "i", the "nonsense" value for uninitialized stack slots, a heap location "p", a stack location "d", or instantiated values " $w[\ell]$ " and " $w[\sigma]$ " where w points to code blocks polymorphic over location variables and stack type variables. Contents of registers and stack slots are word-sized. As in STAL [13], word-sized values are separated from operands to prevent registers from containing registers.

An operand o may be a register "r", a word-sized value "w", or instantiated operands " $o[\ell]$ " and " $o[\sigma]$ ". A special register sp is used for the stack pointer.

**Instructions.** Most instructions are standard. Values on the heap or stack are accessed through explicit load and store instructions.

**inst**r ins ::= mov 
$$r, o \mid \text{add } r, o \mid \text{sub } r, o \mid \text{ladd } r, i \mid \text{load } r_1, [r_2 + i] \mid \text{store } [r_1 + i], r_2 \mid \text{jumpif}(0, r, o \mid \text{heapalloc } r = \langle o \rangle \mid (\eta, r) = \text{unpack}(o)$$

SST uses "ladd" instructions for stack location arithmetic. The first operand points to a stack location. The second operand is a constant integer (positive or negative). A "ladd" instruction moves the stack pointer along the stack according to the integer value. The standard add and subtract instructions deal with only integer arithmetic.

The heap allocation instruction "heap alloc  $r = \langle o \rangle$ " allocates a word on the heap with initial value o and assigns the new heap location to r.

The unpack instruction " $(\eta, r) = \text{unpack}(o)$ " coerces a heap pointer o to a heap location. It introduces a fresh location variable  $\eta$  for o and assigns  $\eta$  to r.

#### 4.1 Type Checking Instructions

The type checker maintains a few environments. The location environment  $\Delta$  and the register file  $\Gamma$  were explained previously. The heap environment  $\Psi$  is a partial function from heap locations to heap pointer types. A mapping " $p \mapsto \text{HeapPtr(int)}$ " in  $\Psi$  means that the heap location p points to an integer on the heap. Complete semantics is shown in Appendix B.

**Operand Typing Rules.** The judgment  $\Delta; \Psi; \Gamma \vdash o : \tau$  means that operand o has type  $\tau$  under the environments. Note that a heap location can be typed in two ways: the type in the heap environment (o-p-H) or a singleton type (o-p). A stack location has a singleton type (o-d).

If an operand o has a polymorphic type  $\forall [\Delta](\Gamma, \varsigma)$ ,  $o[\ell]$  and  $o[\sigma]$  instantiate the first variable in  $\Delta$  with  $\ell$  and  $\sigma$  respectively. The judgments  $\Delta \vdash \ell$  and  $\Delta \vdash \sigma$  mean that  $\ell$  and  $\sigma$  are well-formed under  $\Delta$  respectively.

$$\overline{\Delta; \Psi; \Gamma \vdash r: \Gamma(r)} \stackrel{\text{o-reg}}{\longrightarrow} \overline{\Delta; \Psi; \Gamma \vdash i: \text{int}} \stackrel{\text{o-int}}{\longrightarrow} \overline{\Delta; \Psi; \Gamma \vdash nonsense: \text{Nonsense}} \stackrel{\text{o-ns}}{\longrightarrow}$$

$$\overline{\Delta; \Psi; \Gamma \vdash p: \Psi(p)} \stackrel{\text{o-p-H}}{\longrightarrow} \overline{\Delta; \Psi; \Gamma \vdash p: \text{Ptr}(p)} \stackrel{\text{o-p}}{\longrightarrow} \overline{\Delta; \Psi; \Gamma \vdash d: \text{Ptr}(d)} \stackrel{\text{o-d}}{\longrightarrow}$$

$$\overline{\Delta; \Psi; \Gamma \vdash o: \forall [\eta, \Delta'](\Gamma', \varsigma)} \stackrel{\Delta \vdash \ell}{\longrightarrow} \stackrel{\text{o-inst-l}}{\longrightarrow} \frac{\Delta; \Psi; \Gamma \vdash o: \forall [\rho, \Delta'](\Gamma', \varsigma)}{\Delta; \Psi; \Gamma \vdash o[\sigma]: \forall [\Delta'](\Gamma'[\sigma/\rho], \varsigma[\sigma/\rho])} \stackrel{\text{o-inst-Q}}{\longrightarrow}$$

The judgment  $\vdash (\Gamma, \varsigma)\{r \leftarrow \tau\}(\Gamma', \varsigma')$  means that assigning a value of type  $\tau$  to register r results in new environments  $\Gamma'$  and  $\varsigma'$ . Only  $\Gamma$  is changed if r is not sp. Otherwise the stack grows or shrinks according to the new value of sp.

$$\frac{r \neq \mathrm{sp} \quad \Gamma' = \Gamma[r \mapsto \tau]}{\vdash (\Gamma, \varsigma) \{r \leftarrow \tau\}(\Gamma', \varsigma)} \text{ a-not-esp } \quad \frac{\vdash \mathrm{Resize}(\ell, \varsigma) = \varsigma' \quad \Gamma' = \Gamma[\mathrm{sp} \mapsto \mathrm{Ptr}(\ell)]}{\vdash (\Gamma, \varsigma) \{\mathrm{sp} \leftarrow \mathrm{Ptr}(\ell)\}(\Gamma', \varsigma')} \text{ a-esp }$$

**Stack Rules.** *Resize.* When the stack grows or shrinks, SST uses the judgment  $\vdash$  Resize( $\ell, \varsigma$ ) =  $\varsigma'$  to get the new stack type. The judgment means that resizing stack  $\varsigma$  to location  $\ell$  results in stack  $\varsigma'$ . The location  $\ell$  will be the top of  $\varsigma'$ . The stack shrinks if  $\ell$  is inside  $\varsigma$  (s-shrink) and grows if  $\ell$  is beyond the top of  $\varsigma$  (s-grow). The stack drops all aliases beyond  $\ell$  when shrinking to avoid dangling pointers.

$$\frac{\varsigma \Rightarrow \vec{\tau} @(\ell:\sigma)}{\vdash \operatorname{Resize}(\ell,\varsigma) = \ell:\sigma} \text{ s-shrink } \frac{\varsigma' = (\operatorname{Nonsense}_n; \dots; \operatorname{Nonsense}_1)@(\ell:\sigma)}{\vdash \operatorname{Resize}(\operatorname{next}^n(\ell), \ell:\sigma) = \varsigma'} \text{ s-grow}$$

Location Lookup. The judgment  $\varsigma \vdash \ell + i = \ell'$  means that in stack  $\varsigma$  going *i* slots from location  $\ell$  leads to location  $\ell'$ . A positive *i* means going toward the stack top and negative means toward the stack bottom. The notion *n* represents natural numbers. (The requirement  $\varsigma \Rightarrow \vec{\tau} @(\ell : \sigma)$  ensures that  $\ell$  is a stack location, not a heap location.)

$$\frac{\varsigma \Rightarrow \tau^{'} @(\ell:\sigma)}{\varsigma \vdash \ell + n = \operatorname{next}^{n}(\ell)} \text{ s-offset-next} \qquad \frac{\varsigma \Rightarrow \tau^{'} @(\ell:\sigma)}{\varsigma \vdash \operatorname{next}^{n}(\ell) + (-n) = \ell} \text{ s-offset-prev}$$

*Type Lookup.* The judgment  $\varsigma \vdash \ell : \tau$  means that the location  $\ell$  in stack  $\varsigma$  has type  $\tau$ . The location  $\ell$  can be either an alias in  $\varsigma$ , or be on the spine of  $\varsigma$  (the stack type obtained by dropping all aliases from  $\varsigma$ ).

$$\frac{\varsigma \Rightarrow \ell' : (\sigma \land \{\ell : \tau\})}{\varsigma \vdash \ell : \tau}$$
s-lookup

Stack Update. The judgment  $\varsigma \vdash \ell \leftarrow \tau \rightsquigarrow \varsigma'$  means that updating the location  $\ell$  in stack  $\varsigma$  with type  $\tau$  results in stack  $\varsigma'$ . Weak updates do not change the stack type (s-update-weak). Strong updates change the type of  $\ell$  and drop all aliases beyond  $\ell$  because they may refer to the old type of  $\ell$  (s-update-strong).

$$\frac{\varsigma \vdash \ell : \tau}{\varsigma \vdash \ell \leftarrow \tau \rightsquigarrow \varsigma} \text{ s-update-weak } \frac{\varsigma \Rightarrow \tau^{-} @(\ell : \tau :: \varsigma')}{\varsigma \vdash \ell \leftarrow \tau' \rightsquigarrow \vec{\tau} @(\ell : \tau' :: \varsigma')} \text{ s-update-strong}$$

**Instruction Typing Rules.** Figure 3 lists instruction typing rules.  $\Delta; \Psi \vdash (\Gamma;\varsigma) \{ ins \} (\Gamma';\varsigma')$ means that checking instruction "ins" changes the environments  $\Gamma$  and  $\varsigma$  to new environments  $\Gamma'$  and  $\varsigma'$ .

The location arithmetic instruction "ladd r, i" requires that r point to a location  $\ell$ and i be a multiple of 4. The stack grows toward lower addresses. If i is negative, the result location is further outward from  $\ell$ .

Loads and stores can operate on heap locations (i-load-p and i-store-p), stack locations on the spine (i-load-concat and i-store-concat), and aliases (i-load-aliased and i-store-aliased). SST supports weak updates on heap locations and aliases, and both strong and weak updates on stack locations on the spine.

The rule for heap allocation assigns a heap pointer type to the register that holds the pointer, instead of a singleton type, because the new heap location is statically unknown. The heap environment does not change after heap allocation because the rest of the program does not refer to the new heap location by name.

When control transfers, the type checker matches the current environments with those of the target. The location environment of the target should have been fully instantiated.  $\Gamma \Rightarrow \Gamma'$  requires that  $\Gamma'$  be a subset of  $\Gamma$ .

$$\begin{split} \frac{\Delta; \Psi; \Gamma \vdash o: \tau \vdash (\Gamma, \varsigma) \{r \leftarrow \tau\} (\Gamma', \varsigma')}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{mov } r, o\} (\Gamma'; \varsigma')} \text{ i-mov} \\ & \Gamma(r) = \operatorname{Ptr}(\ell) \quad \varsigma \vdash \ell + i = \ell' \\ \vdash (\Gamma, \varsigma) \{r \leftarrow \operatorname{Ptr}(\ell')\} (\Gamma', \varsigma') \\ \hline \Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{ladd } r, -4 * i\} (\Gamma'; \varsigma') \text{ i-ladd} \\ & \frac{\Delta; \Psi; \Gamma \vdash o: \text{int} \quad r \neq \text{sp} \quad \Gamma(r) = \text{int}}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{add } r, o\} (\Gamma; \varsigma)} \text{ i-add} \\ & \frac{\Delta; \Psi; \Gamma \vdash o: \text{int} \quad r \neq \text{sp} \quad \Gamma(r) = \text{int}}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{sub } r, o\} (\Gamma; \varsigma)} \text{ i-sub} \\ & \frac{\Delta; \Psi; \Gamma \vdash o: \text{int} \quad r \neq \text{sp} \quad \Gamma(r) = \text{int}}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{sub } r, o\} (\Gamma; \varsigma)} \text{ i-load-p} \\ & \frac{\Gamma(r_2) = \text{HeapPtr}(\tau)}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{load } r_1, [r_2 + 0]\} (\Gamma'; \varsigma')} \text{ i-load-p} \\ & \frac{\Gamma(r_2) = \text{Ptr}(\ell) \quad \varsigma \vdash \ell + i = \ell'}{\varsigma \vdash \ell' : \tau \quad \vdash (\Gamma, \varsigma) \{r_1 \leftarrow \tau) \Gamma(r_2) = \tau} \\ & \frac{\varsigma \vdash \ell' : \tau \quad \vdash (\Gamma, \varsigma) \{\text{rore} [r_1 + 0], r_2\} (\Gamma; \varsigma')}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{load } r_1, [r_2 + (-4 * i)]\} (\Gamma'; \varsigma')} \text{ i-load-concat} \\ & \frac{\Gamma(r_1) = \operatorname{Ptr}(\ell) \quad \Gamma(r_2) = \tau}{\varsigma \vdash \ell + i = \ell' \quad \varsigma \vdash \ell' \leftarrow \tau \rightsquigarrow \varsigma'} \\ & \frac{\Gamma(r_1) = \operatorname{Ptr}(\ell) \quad \Gamma(r_2) = \tau}{\langle \varsigma \vdash \ell + i = \ell' \quad \varsigma \vdash \ell' \leftarrow \tau \leftrightarrow \varsigma'} \\ & \frac{\Gamma(r_2) = \operatorname{Ptr}(\ell) \quad \varsigma \vdash \ell : \tau}{\vdash (\Gamma; \varsigma) \{\text{store} [r_1 + (-4 * i)], r_2\} (\Gamma; \varsigma')} \text{ i-load-aliased} \\ & \frac{\Gamma(r_2) = \operatorname{Ptr}(\ell) \quad \varsigma \vdash \ell : \tau}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{store} [r_1 + 0], r_2\} (\Gamma; \varsigma)} \text{ i-store-alised} \\ & \frac{\Gamma(r_1) = \operatorname{Ptr}(\ell) \atop \varsigma \vdash \ell : \tau \quad \Gamma(r_2) = \tau}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{store} [r_1 + 0], r_2\} (\Gamma; \varsigma)} \text{ i-store-alised} \\ & \frac{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{store} [r_1 + 0], r_2\} (\Gamma; \varsigma)}{\Delta; \Psi \vdash (\Gamma; \varsigma) \{\text{store} [r_1 + 0], r_2\} (\Gamma; \varsigma)} \text{ i-heapalloc} \\ & \frac{\Gamma(r) = \operatorname{int} \quad \Delta; \Psi; \Gamma \vdash o: \forall [] (\Gamma', \varsigma') \atop \text{ i-heapalloc} \\ & \frac{\Gamma(r) = \operatorname{int} \quad \Delta; \Psi; \Gamma \vdash o: \forall [] (\Gamma', \varsigma') \atop \text{ i-heapalloc} \\ & \frac{\Gamma(r) = \operatorname{int} \quad \Delta; \Psi; \Gamma \vdash o: \forall [] (\Gamma', \varsigma') \atop \text{ i-heapalloc} \\ & \frac{\Gamma(r) = \operatorname{int} \quad \Delta; \Psi; \Gamma \vdash o: \forall [] (\Gamma', \varsigma') \atop \text{ i-jump0} \end{cases} \end{split}$$

Figure 3: Instruction Typing Rules

#### 4.2 Blocks and Programs

A heap value v is either a code block "block" or a heap word " $\langle w \rangle$ ". A code block " $\forall [\Delta](\Gamma, \varsigma) b$ " describes the precondition  $\forall [\Delta](\Gamma, \varsigma)$  and its body b. The block body is a sequence of instructions that ends with a jump instruction. Only variables in  $\Delta$  can appear free in  $\Gamma$ ,  $\varsigma$ , and the block body.

A program consists of a heap H, a register bank R, a stack s, and a block body as the entry point. H is a partial function from heap locations to heap values. R is a partial function from registers to word-sized values. The stack s records values on the spine. It is either the empty stack "empty" or a concatenation of a word-sized value with a stack "w :: s".

> block  $|\langle w \rangle$ heap value v::=block block  $\forall [\Delta](\Gamma,\varsigma) b$ ::=block body b $ins; b \mid jump \ o$ ::=heap H $p_1 \mapsto v_1, \ldots, p_n \mapsto v_n$ ::=reg bank R::= $r_1 \mapsto w_1, \ldots, r_n \mapsto w_n$ stack value empty | w :: ss::=program P::=(H, R, s, b)

A program P = (H, R, s, b) is well-formed (illustrated by the judgment  $\vdash P$ ) if H matches a heap environment  $\Psi$ , R matches a register file  $\Gamma$ , s matches a stack type  $\varsigma$ , and b is well-formed under  $\Psi$ ,  $\Gamma$ , and  $\varsigma$ . The notion "•" means empty environments.

$$\frac{\vdash H: \Psi \quad \bullet; \Psi \vdash s: \varsigma \quad \bullet; \Psi \vdash R: \Gamma \quad \bullet; \Psi; \Gamma; \varsigma \vdash b}{\vdash (H, R, s, b)} \text{ m-tp}$$

A heap H matches a heap environment  $\Psi$  if they have the same domain and each heap value in H has the corresponding type in  $\Psi$  (h-tp). Matching a register bank with a register file is defined similarly (g-tp).

$$\begin{array}{c|c} \underline{\Psi = \{\ldots, p \mapsto \tau, \ldots\}} & H = \{\ldots, p \mapsto v, \ldots\} & \ldots & \bullet; \Psi \vdash v : \tau & \ldots \\ \hline & \vdash H : \Psi & & \\ \hline \Gamma = \{\ldots, r \mapsto \tau, \ldots\} & R = \{\ldots, r \mapsto w, \ldots\} & \ldots & \Delta; \Psi; \bullet \vdash w : \tau & \ldots \\ \hline & \Delta; \Psi \vdash R : \Gamma & & \\ \end{array}$$
g-tp

A stack value s matches a stack type  $\varsigma$  if all the locations on the spine have the corresponding type in  $\varsigma$  (s-base and s-concat) and  $\varsigma$  contains only aliased locations to heap pointers (s-alias) and to stack locations on the spine (s-imp).

$$\frac{\Delta; \Psi \vdash s : (\ell : \varsigma) \quad \Delta; \Psi; \bullet \vdash w : \tau}{\Delta; \Psi \vdash w :: s : (\operatorname{next}(\ell) : \tau :: \ell : \sigma)} \text{ s-concat}$$
$$\Delta; \Psi, \{p \mapsto \operatorname{HeapPtr}(\tau)\} \vdash s : (\ell : \sigma) \qquad \Delta: \Psi \vdash s : \varsigma \quad \varsigma \Rightarrow \varsigma'$$

$$\frac{\Delta; \Psi, \{p \mapsto \text{HeapPtr}(\tau)\} \vdash s : (\ell : \sigma)}{\Delta; \Psi, \{p \mapsto \text{HeapPtr}(\tau)\} \vdash s : (\ell : (\sigma \land \{p : \tau\}))} \text{ s-alias } \frac{\Delta; \Psi \vdash s : \varsigma \quad \varsigma \Rightarrow \varsigma'}{\Delta; \Psi \vdash s : \varsigma'} \text{ s-imp}$$

To type check a block body, the checker checks the instructions in order (b-ins) until it reaches the jump instruction (b-jump).

The unpack instruction " $(\eta, r) = \text{unpack}(o)$ " requires o have a heap pointer type (b-unpack). The rule introduces a fresh location variable  $\eta$  to  $\Delta$ , assigns r a singleton type  $Ptr(\eta)$ , and updates the stack type to contain  $\eta$ .

A block is well-formed if under the heap environment and the specified precondition, the block body type-checks.

$$\frac{\Delta; \Psi; \Gamma; \varsigma \vdash b}{\Psi \vdash \forall [\Delta](\Gamma, \varsigma) \ b} \text{ block-tp}$$

A code block has the specified precondition as its type, if the code block is well-formed and the precondition is well-formed (v-code). The heap-allocated word values have heap pointer types (v-hp).

$$\frac{\Psi \vdash \forall [\Delta'](\Gamma',\varsigma') \ b \ \Delta \vdash \forall [\Delta'](\Gamma',\varsigma')}{\Delta; \Psi \vdash \forall [\Delta'](\Gamma',\varsigma') \ b : \forall [\Delta'](\Gamma',\varsigma')} \ \text{v-code} \qquad \frac{\Delta; \Psi; \bullet \vdash w : \tau}{\Delta; \Psi \vdash \langle w \rangle : \text{HeapPtr}(\tau)} \ \text{v-hp}$$

**Evaluation** The judgment  $P \rightarrow P'$  means that program P evaluates to program P'. Appendix B.3 lists program evaluation rules. Evaluating a program in SST is mainly evaluating instructions in the "main" block. The heap, the register bank, and the stack might change during evaluation. When the control transfers, the body of the new code block is loaded as "main" and the evaluation continues.

The stack is represented as a sequence of word-sized values. No explicit labels are necessary for the stack locations because the label of a stack slot can be computed from the distance of the slot from the bottom of the stack.

Arithmetic on stack locations is defined as follows. d + n computes the outward location n slots from d and d - n computes the inward location n slots from d.

$$\begin{array}{rcl} d+0 & = & d \\ d+(n+1) & = & \operatorname{next}(d)+n \\ \operatorname{base} + (-(n+1)) & = & \operatorname{base} \\ \operatorname{next}(d) + (-(n+1)) & = & d+(-n) \end{array}$$

Stack may grow or shrink during execution of programs. The only way to grow or shrink the stack is by assigning new values to sp. We use a function "resize(d, s)" to represent growing or shrinking the stack s to location d. An auxiliary function size(s) gets the top location of s. If d is the top location of s, the stack is unchanged. If d is an outward location n slots from the top of the stack, the stack grows n slots. Otherwise, the stack throws away slots beyond d.

| size(empty)                          | = | base                                         |
|--------------------------------------|---|----------------------------------------------|
| $\operatorname{size}(w :: s)$        | = | next(size(s))                                |
| resize(size(s), s)                   | = | s                                            |
| resize(size(s) + (n+1), s)           | = | nonsense :: resize(size( $s$ ) + $n$ , $s$ ) |
| resize(size(s) + $(-(n+1)), w :: s)$ | = | resize(size(s) + (-n), s)                    |

A function s(d) returns the value at location d on s.

$$\frac{s(d) = w}{(w :: s)(\operatorname{size}(w :: s)) = w} \text{ s-lookup-top } \frac{s(d) = w}{(w' :: s)(d) = w} \text{ s-lookup}$$

Assigning a new value to a stack slot changes the stack. The stack size does not change because each slot is word-sized. The function  $s[d \leftarrow w]$  means the new stack with a new value w for the location d.

$$\frac{d = \operatorname{size}(w :: s)}{w' :: s = (w :: s)[d \leftarrow w']} \text{ s-assign-top} \qquad \frac{s' = s[d \leftarrow w]}{w' :: s' = (w' :: s)[d \leftarrow w]} \text{ s-assign}$$

Operands are evaluated to word-sized values. The judgment  $R \vdash o \mapsto w$  means that operand o evaluates to value w under the register bank R. Registers get their values from the register bank.

$$\begin{array}{ccc} \overline{R \vdash r \mapsto R(r)} & \text{eo-r} & \overline{R \vdash w \mapsto w} & \text{eo-w} \\ \\ \hline \frac{R \vdash o \mapsto w}{R \vdash o[\ell] \mapsto w[\ell]} & \text{eo-inst-l} & \frac{R \vdash o \mapsto w}{R \vdash o[\sigma] \mapsto w[\sigma]} & \text{eo-inst-Q} \end{array}$$

Assigning new values to registers may change the register bank and/or the stack. The judgment  $(R, s)\{r \leftarrow w\}(R', s')$  means that assigning w to r results in new register bank R' and new stack s'. If r is not sp, only R is updated to reflect the new value of r. Otherwise, the stack needs to resize as well.

$$\frac{r \neq \text{sp} \quad R' = R[r \mapsto w]}{(R,s)\{r \leftarrow w\}(R',s)} \text{ u-not-esp} \qquad \frac{R' = R[\text{sp} \mapsto d]}{(R,s)\{\text{sp} \leftarrow d\}(R', \text{resize}(d,s))} \text{ u-esp}$$

The location add instruction ladd r, i deals with stack location arithmetic if r evaluates to a stack location. Each slot is 4-byte aligned. r is assigned an outward location if i is negative and an inward one if the integer is positive.

The load instruction load  $r_1, [r_2+0]$  assigns  $r_1$  with the value stored at heap location p if  $r_2$  evaluates to p (e-load-p). The load instruction load  $r_1, [r_2+i]$  assigns  $r_1$  with the value stored at stack location d+i if  $r_2$  evaluates to d (e-load-d). Similarly, the store instruction store  $[r_1+i], r_2$  changes the heap (e-store-p) or the stack (e-store-d) depending on whether  $r_1$  evaluates to a heap location or a stack location. Loading from and storing to an alias fall into the above two cases because an alias is either a stack location on the spine of the stack or a heap location at run time.

The heap allocation instruction "heapalloc  $r = \langle o \rangle$ " expands the heap with a fresh heap location and assigns r with the new heap location.

The conditional jump instruction "jumpifo r, o" falls through to the rest of the block if o evaluates to a non-zero value. Otherwise, it replaces the current block body with the target block body. The heap, the register bank, and the stack remain unchanged.

To evaluate the unpack instruction " $(\eta, r) = \text{unpack}(o)$ ", o must evaluate to a heap location. Then r is assigned the heap location and the rest of the block is evaluated with  $\eta$  replaced with the location.

We proved soundness (by standard progress and preservation theorems) and decidability of SST. The proofs can be found online [16].

**Theorem 2 (Preservation)** If  $\vdash P$  and  $P \rightarrow P'$ , then  $\vdash P'$ .

**Theorem 3 (Progress)**  $If \vdash P$ , then  $\exists P' \text{ such that } P \to P'$ .

**Theorem 4 (Decidability)** Given  $\Psi$  and block, there is an algorithm to decide whether " $\Psi \vdash$  block" holds.

### 5 Source Language and Translation

As mentioned in Section 2, we translate JSWG's Micro-CLI [10] to SST. Micro-CLI supports both heap and stack allocation. A managed pointer can point to either a heap-allocated or a stack-allocated value. Managed pointers have the same constraints as those in CLI, such as they cannot be stored in objects nor returned from functions.

The syntax of Micro-CLI is restated here.

| qualifiers<br>types             | ${q \over 	au}$ | ::=<br>::= | $\begin{array}{c c} S & H \\ \text{int} & \tau *_q \end{array}$                                                                                                                                                   |
|---------------------------------|-----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| values                          | v               | ::=        | $n \mid x$                                                                                                                                                                                                        |
| program                         | p               | ::=        | $fds \;\; rb$                                                                                                                                                                                                     |
| function decls<br>function decl | fds<br>fd       | ::=<br>::= | $\begin{array}{c c} \cdot & fd & fds \\ \tau & f(\tau_1 \ x_1, \dots, \tau_n \ x_n) & rb \end{array}$                                                                                                             |
| return block                    | rb              | ::=        | $\{lds; ss; return v\}$                                                                                                                                                                                           |
| local decls<br>local decl       | lds<br>ld       | ::=<br>::= | $\begin{array}{c c} \cdot \mid ld; lds \\ \tau \ x = v \mid \tau \ x = \mathrm{new}_q \ v \end{array}$                                                                                                            |
| statement list<br>statement     | 55<br>5         | ::=<br>::= | $ \begin{array}{l} \cdot \mid s; ss \\ \text{if } v \text{ then } ss \text{ else } ss \mid x = v \mid x = v_1 + v_2 \mid x = v_1 - v_2 \\ \mid x = f(v_1, \dots, v_n) \mid x = \ !v \mid v_1 := v_2 \end{array} $ |

Micro-CLI supports only the integer type and pointer types. Each pointer type is qualified by "S" (stack pointer) or "H" (heap pointer). Heap pointer types are subtypes of stack pointer types with the same referent types, that is,  $\tau *_H$  is a subtype of  $\tau *_S$ .

A Micro-CLI program consists of a sequence of function declarations and a return block. A function declaration specifies the return type, the function name, the parameters, and the body (a return block). A return block contains a sequence of local variable declarations and a sequence of statements. A local variable declaration declares the type and the initial value of a local variable that can be used in subsequent declarations and statements.

Because SST deals with aliasing differently from JSWG, the two translations differ in rules around managed pointers which introduce aliasing. For example, if a source function has a parameter with type "pointer-to-pointer-to-int", the translation to SST creates two aliases for the pointers while the translation to JSWG uses existential types to abstract the locations and version numbers to relate the scopes. The precondition of the function in SST would have a stack type "next( $\eta$ ) : Ptr( $\eta_1$ ) ::  $\eta$  : { $\rho \land {\eta_1}$  : Ptr( $\eta_2$ )}  $\land {\eta_2 : int}$ }" where the function is polymorphic over  $\eta_1$  and  $\eta_2$ .

We use the following example to show the result of translation. The "swap" function in Section 2 is rewritten into Micro-CLI syntax as follows:

```
int swap(int *_S x, int *_S y){

int t = 0;

int t' = 0;

t = !x;

t' = !y;

x := t';

y := t;

return 0;

}
```

Micro-CLI does not allow such syntax as "x := |y|". A new variable "t'" holds the value of "|y|" and is then assigned to x. Local variables can be initialized only by values. The local variables t and t' are initialized to 0 first and then assigned "|x|" and "|y|" respectively. Micro-CLI does not allow functions with no return values. The "swap" function simply returns an integer value. The function is translated to the following SST function:

 $\forall [\eta_x, \eta_y, \eta_0, \rho](\Gamma, \varsigma)$ mov  $r_{fp}$ , sp  $; r_1 = 0;$ mov  $r_1, 0$ ladd sp, -4store  $[sp + 0], r_1$ ; push  $r_1$  (for t') mov  $r_1, 0$  $; r_1 = 0;$ ladd sp, -4store  $[sp + 0], r_1$ ; push  $r_1$  (for t) load  $r_1, [r_{fp} + 0]$  $; r_1 = x$  $;r_1 = [r_1]$ load  $r_1, [r_1 + 0]$ store  $[r_{fp} + (-8)], r_1$ ;  $t = r_1$  (t = !x)load  $r_1, [r_{fp} + 4]$  $; r_1 = y$ load  $r_1, [r_1 + 0]$  $; r_1 = [r_1]$ store  $[r_{fp} + (-4)], r_1$ ;  $t' = r_1$  (t' = !y)load  $r_1, [r_{fp} + 0]$  $; r_1 = x$ load  $r_2, [r_{fp} + (-4)]$  $; r_2 = t'$ store  $[r_1 + 0], r_2$  $; [r_1] = r_2 \ (x := t')$ load  $r_1, [r_{fp} + 4]$  $; r_1 = y$ load  $r_2, [r_{fp} + (-8)]$ ;  $r_2 = t$ store  $[r_1 + 0], r_2$  $; [r_1] = r_2 (y := t)$ ladd sp, 16; pop t, t', x, ymov  $r_1, 0$  $; r_1 = 0$ ladd sp, -4store  $[sp + 0], r_1$ ; push  $r_1$ jump  $r_{ra}$ ; jump  $r_{ra}$ where  $\Gamma = \operatorname{sp} \mapsto \operatorname{Ptr}(\operatorname{next}^2(\eta_0)),$  $r_{ra} \mapsto \forall [](\mathrm{sp} \mapsto \mathrm{Ptr}(\mathrm{next}(\eta_0)), \mathrm{next}(\eta_0) : \mathrm{int} :: \eta_0 : \rho)$ and  $\varsigma = \operatorname{next}^2(\eta_0) : \operatorname{Ptr}(\eta_x) :: \operatorname{next}(\eta_0) : \operatorname{Ptr}(\eta_y) ::$  $\eta_0: \{\rho \land \{\eta_x: \mathrm{int}\} \land \{\eta_y: \mathrm{int}\}\}$ 

The translation is straightforward. Many optimizations can be applied to improve the SST code, which is beyond the scope of this paper. The translation reserves register sp for the stack pointer,  $r_{fp}$  for the frame pointer, and  $r_{ra}$  for the return address. Two temporary registers  $r_1$  and  $r_2$  are used to hold intermediate values during the translation of a Micro-CLI instruction. Parameters and return values are passed through the stack. Local variables are allocated on the stack.

The SST function is polymorphic over four variables:  $\eta_x$ ,  $\eta_y$ ,  $\eta_0$ , and  $\rho$ . The first two represent the values of x and y. The third represents the location of the rest of the stack (abstracted by the stack type variable  $\rho$ ). The parameters x and y are on the stack upon entry to the function. Section 3 explained the initial stack state. The parameters and the local variables are accessed through the frame pointer: t, t', x, and y have addresses  $r_{fp} - 8$ ,  $r_{fp} - 4$ ,  $r_{fp}$ , and  $r_{fp} + 4$  respectively.

At the beginning of the function, the frame pointer  $r_{fp}$  is assigned sp and the initial values for t and t' are pushed onto the stack. At the end, the local variables and the parameters are popped from the stack, the return value is pushed onto the stack, and the control transfers to the return address, which is kept in register  $r_{ra}$ .

**Details of the Translation.** The translation rules use the following abbreviations. The map V keeps the mapping from local variables to their offsets on the stack from the frame pointer.

update 
$$x$$
 = store  $[r_{fp} + (-4 * V(x))], r_1$   
push  $r$  = ladd sp, -4; store  $[sp + 0], r$   
pop  $r$  = load  $r, [sp + 0];$  ladd sp, 4

Values are translated to SST instructions that load the values to temp registers.

$$\begin{aligned} |\Gamma_s \vdash n : & \text{int}| \ V \ r &= \mod r, n \\ |\Gamma_s \vdash x : \Gamma_s(x)| \ V \ r &= \mod r, [r_{fp} + (-4 * V(x))] \end{aligned}$$

Local declarations are translated to instructions that allocate stack space and load values to the stack.

$$\begin{aligned} \frac{|\Gamma_s \vdash v:\tau| \ V \ r_1 = I}{|\Gamma_s \vdash \tau \ x = v: \Gamma_s[x:\tau]| \ V \ sz = (V[x \mapsto sz + 1], sz + 1, (I; \text{push } r_1))} \text{ trans-ld-v} \\ \frac{\tau = \tau' \ \ast_S \ |\Gamma_s \vdash v:\tau'| \ V \ r_1 = I \ V' = V[x \mapsto sz + 2]}{|\Gamma_s \vdash \tau \ x = \text{new}_S \ v: \Gamma_s[x:\tau]| \ V \ sz = (V', sz + 2, (I; \text{push } r_1; \text{mov } r_2, \text{sp; push } r_2))} \text{ trans-ld-s} \\ \frac{\tau = \tau' \ \ast_H \ |\Gamma_s \vdash v:\tau'| \ V \ r_1 = I \ V' = V[x \mapsto sz + 1]}{|\Gamma_s \vdash v:\tau'| \ V \ r_1 = I \ V' = V[x \mapsto sz + 1]} \text{ trans-ld-s} \end{aligned}$$

$$\frac{1}{|\Gamma_s \vdash \tau | x = \operatorname{new}_H v : \Gamma_s[x:\tau]| | V| sz = (V', sz + 1, (I; \operatorname{heapalloc} r_1 = \langle r_1 \rangle; \operatorname{push} r_1))} \text{ trans-ld-h}$$

A source language type environment keeps type environment for parameters, local variables, and function names. When translated to SST, parameters and local variables are described by stack types and function names are described by heap environments. A register bank keeps the types of the reserved registers (sp,  $r_{fp}$ , and  $r_{ra}$ ).

Suppose a function f has a declaration  $\tau_0$   $f(x_1 : \tau_1, \ldots, x_n : \tau_n)$  rb. Let  $\tau_{ra} = \forall [](\mathrm{sp} \mapsto \operatorname{Ptr}(\operatorname{next}(\eta)), \operatorname{next}(\eta) : |\tau_0| :: \eta :: \rho)$ 

$$\overline{|\bullet, .., ..| \eta \rho} = (\{\eta, \rho\}, \bullet, \{\operatorname{sp} \mapsto \operatorname{Ptr}(\eta)\}, \eta : \rho)$$

$$\frac{|\tau_i, \varsigma, \Delta| = (\tau', \varsigma', \Delta') \quad |\Gamma_s, V, 0, f| \eta \rho}{|(\Gamma_s, x_i : \tau_i), V, 0, f| \eta \rho} = (\Delta', \Psi, \Gamma[\operatorname{sp} \mapsto \operatorname{Ptr}(\operatorname{next}(\ell)), r_{ra} \mapsto \tau_{ra}], \operatorname{next}(\ell) : \tau' :: \varsigma')$$

$$\frac{\tau \neq \tau' *_{S} \quad |\Gamma_{s}, V, sz, f| \ \eta \ \rho = (\Delta, \Psi, \Gamma, \varsigma) \quad \Gamma(\mathrm{sp}) = \mathrm{Ptr}(\ell)}{|(\Gamma_{s}, x: \tau), V, sz + 1, f| \ \eta \ \rho = (\Delta, \Psi, \Gamma[\mathrm{sp} \mapsto \mathrm{Ptr}(\mathrm{next}(\ell)), r_{fp} \mapsto \mathrm{Ptr}(\eta), r_{ra} \mapsto \tau_{ra}], \mathrm{next}(\ell) : |\tau| :: \varsigma)}$$

$$\begin{aligned} f \text{ has local declaration } x = new_S \ v \\ |\Gamma_s, V, sz, f| \ \eta \ \rho = (\Delta, \Psi, \Gamma, \varsigma) \qquad \Gamma(\text{sp}) = \text{Ptr}(\ell) \\ \hline |(\Gamma_s, x : \tau *_S), V, sz + 2, f| \ \eta \ \rho = (\Delta, \Psi, \Gamma[\text{sp} \mapsto \text{Ptr}(\text{next}^2(\ell)), r_{fp} \mapsto \text{Ptr}(\eta), r_{ra} \mapsto \tau_{ra}], \\ & \text{next}^2(\ell) : \text{Ptr}(\text{next}(\ell)) :: \text{next}(\ell) : |\tau, \Gamma, \varsigma, V, v| :: \varsigma) \end{aligned}$$

$$\frac{|\Gamma_s, V, sz, f| \eta \rho = (\Delta, \Psi, \Gamma, \varsigma)}{|(\Gamma_s, f: (\tau_1, \dots, \tau_n) \to \tau), V, sz, f| \eta \rho = (\Delta, (\Psi, p_f \mapsto |(\tau_1, \dots, \tau_n) \to \tau|), \Gamma, \varsigma)}$$

$$\frac{\tau \neq \tau' *_S}{|\tau,\varsigma,\Delta| = (|\tau|,\varsigma,\Delta)} \qquad \frac{|\tau,\varsigma,\Delta| = (\tau',\varsigma',\Delta') \quad \eta \text{ is a fresh location variable}}{|\tau *_S,\varsigma,\Delta| = (\operatorname{Ptr}(\eta),\varsigma' \land \{\eta : \tau'\}, (\eta;\Delta'))}$$

Types are translated as follows. Stack pointer types are translated to singleton types. The translation needs to know which variable has the stack pointer type to get the offset of the variable from the frame pointer. When  $\tau \neq \tau' *_S$ , we use  $|\tau|$  as a short cut for  $|\tau, ..., ..., ...|$ .

$$\begin{aligned} &|\text{int}| &= \text{ int} \\ &|\tau *_{H}| &= \text{HeapPtr}(|\tau|) \\ &|\tau *_{S}, \Gamma, \varsigma, V, x| &= \tau' \\ && \text{where } \Gamma(r_{fp}) = \text{Ptr}(\ell) \quad S \vdash \ell + V(x) : \tau' \\ &|(\tau_{1}, \dots, \tau_{n}) \rightarrow \tau| &= \forall [\Delta](\Gamma, \varsigma) \\ && \text{where } |\{x_{1} : \tau_{1}, \dots, x_{n} : \tau_{n}\}, V, 0, f| \eta \rho = (\Delta, \lrcorner, \Gamma, \varsigma) \\ && \text{and } V = x_{1} \mapsto 0, x_{2} \mapsto -1, \dots, x_{n} \mapsto -n+1 \end{aligned}$$

Arguments are translated to instructions that push the arguments onto the stack. If an argument is a pointer, the translation collects locations that will be used to instantiate the aliases associated with the pointer parameter in the callee.

$$\frac{|\Gamma_s \vdash v:\tau| \ V \ r_1 = I \quad \tau \neq \tau' \ *_S}{|\Gamma_s \vdash v:\tau| \ V \ r_1 \ \ell \ \ell_0 = ((I; \text{push } r_1), \text{next}(\ell))}$$
$$\frac{|\Gamma_s \vdash x:\Gamma_s(x)| \ V \ r_1 = I \quad |\Gamma_s(x)| \ (\tau' \ *_S) \ x \ V \ \ell_0 \ f \ r_1 = (I', sub)}{|\Gamma_s \vdash x:\tau' \ *_S | \ V \ r_1 \ \ell \ \ell_0 = ((I; I'; \text{push } r_1), (\text{next}(\ell); sub))}$$

$$\frac{\tau \neq \tau' *_S}{|\tau| \tau V \ell_0 f r = (\emptyset, \emptyset)} \qquad \frac{|\tau| \tau' V \ell_0 f r = (I', sub)}{|\tau| *_H | (\tau' *_S) V \ell_0 f r = (((r, \eta) = unpack(r); I'), (\eta; sub))}$$

$$\frac{|\tau| \ \tau' \ y \ V \ \ell_0 \ f \ r = (I', sub)}{|\tau| \ *_S | \ (\tau' \ *_S) \ x \ V \ \ell_0 \ f \ r = (I', (\ell_0 + (V(x) - 1); \ sub))}$$

Translation of instructions adds into the current code block SST instructions that perform the operation. It ends the current code block and starts new ones at control transfer points.

$$\begin{split} & \frac{\Gamma_s \vdash x: \tau \quad |\Gamma_s \vdash v: \tau| \quad V \quad r_1 = I_v \quad \tau \neq \tau' *_S}{|\Gamma_s \vdash x = v| \quad V \quad sz \quad f \quad C_0 \quad \Psi_1 \quad cb \quad I = (C_0, \Psi_1, cb, (I; I_v; \text{update } x))} \quad \text{trans-mov} \\ & \frac{\Gamma_s \vdash x: \text{int} \quad |\Gamma_s \vdash v_1: \text{int}| \quad V \quad r_1 = I_1 \quad |\Gamma_s \vdash v_2: \text{int}| \quad V \quad r_2 = I_2}{|\Gamma_s \vdash x = v_1 + v_2| \quad V \quad sz \quad f \quad C_0 \quad \Psi_1 \quad cb \quad I = (C_0, \Psi_1, cb, (I; I_1; I_2; \text{add} r_1, r_2; \text{update } x))} \quad \text{trans-add} \\ & \frac{\Gamma_s \vdash x: \text{int} \quad |\Gamma_s \vdash v_1: \text{int}| \quad V \quad r_1 = I_1; \quad |\Gamma_s \vdash v_2: V| \quad \text{int} \quad r_2 = I_2}{|\Gamma_s \vdash x = v_1 - v_2| \quad V \quad sz \quad f \quad C_0 \quad \Psi_1 \quad cb \quad I = (C_0, \Psi_1, cb, (I; I_1; I_2; \text{sub} r_1, r_2; \text{update } x))} \quad \text{trans-sub} \\ & \frac{\Gamma_s \vdash x: \tau \quad |\Gamma_s \vdash v: \tau \quad *_q \mid V \quad r_1 = I_v \quad \tau \neq \tau' *_S}{|\Gamma_s \vdash x = !v| \quad V \quad sz \quad f \quad C_0 \quad \Psi_1 \quad cb \quad I = (C_0, \Psi_1, cb, (I; I_1; I_2; \text{sub} r_1, r_2; \text{update } x))} \quad \text{trans-deref} \\ & \frac{|\Gamma_s \vdash v_1: \tau \quad *_q \mid V \quad r_1 = I_1 \quad |\Gamma_s \vdash v_2: \tau \mid V \quad r_2 = I_2 \quad \tau \neq \tau' *_S}{|\Gamma_s \vdash v_1: v \quad z \quad f \quad C_0 \quad \Psi_1 \quad cb \quad I = (C_0, \Psi_1, cb, (I; I_1; I_2; \text{sub} r_1, r_1 + 0]; \text{update } x))} \quad \text{trans-assign} \\ & \frac{|\Gamma_s \vdash v: \text{int}| \quad V \quad r_1 = I_v \quad |\Gamma_s, V, sz, f| \quad \eta \quad \rho = (\Delta, \Psi, \Gamma, \varsigma)}{|\Gamma_s \vdash sts_1| \quad V \quad sz \quad f \quad C_0 \quad \Psi_1, cb \quad I = (C_1, \Psi_2, cbc, n, \emptyset)} \quad \text{trans-assign} \\ & \frac{|\Gamma_s \vdash sts_2| \quad V \quad sz \quad f \quad C_0 \quad \Psi_1, cb \quad V \quad I = (C_1, \Psi_2, cbc, n, \emptyset)}{|\Gamma_s \vdash sts_2| \quad V \quad sz \quad f \quad C_0 \quad (\Psi_1, cb \vdash \forall I_2)(\Gamma, \varsigma)) \quad cb_f \quad \emptyset = (C^T, \Psi^T, cb^T, I^T)}{|\Gamma_s \vdash i \quad v \quad \text{then } sts_1 \quad \text{else } sts_2| \quad V \quad sz \quad f \quad C_0 \quad \Psi_1, cb \quad I = (C_1, \Psi_2, cbc, n, \emptyset)} \\ & \Psi_2 = (\Psi^t \cup \Psi^T), cb_{cont} \mapsto \forall [\Delta](\Gamma, \varsigma)) \quad (I^T; \text{jump } cb_{cont}[\Delta]), cb^T \mapsto \forall [\Delta](\Gamma, \varsigma) (I^T; \text{jump } cb_{cont}[\Delta]), \\ & \Psi_2 = (\Psi^t \cup \Psi^T), cb_{cont} \mapsto \forall [\Delta](\Gamma, \varsigma) \\ & \Gamma_s \vdash v: \tau, \tau \quad \tau \neq \tau'' \quad ss \quad [\Gamma_s, V, sz, f| \quad \eta \quad \rho = (\Delta, \Psi, \Gamma, \varsigma) \quad \Gamma(s) \quad \tau \quad \tau \neq \tau'' \quad ss \quad [\Gamma_s, V, sz, f| \quad \eta \quad \rho = (\Delta, \Psi, \Gamma, \varsigma) \quad \Gamma(s) \quad \tau \quad \tau \neq \tau \neq \tau'' \quad ss \quad [\Gamma_s, V, sz, f| \quad \eta \quad \rho = (\Delta, \Psi, \Gamma, \varsigma) \quad \Gamma(s) \quad P \quad T(\ell) \quad [\Gamma_s \vdash v : \tau \quad \tau \mid P \quad (I_1, \varsigma_1) \quad (I_1, \varsigma_1) \quad (I_1, \varsigma_1) \quad (I_1, \varsigma_2) \quad (I_1, \varsigma_1) \quad (I_1, \varsigma_1) \quad (I_1, \varsigma_1) \quad (I_1, \varsigma_1) \quad (I$$

$$\frac{|\Gamma_s + v_s| + v_s|$$

where 
$$\begin{array}{c} C_1 = C_0, cb \mapsto \forall [\Delta_1](\Gamma_1, \varsigma_1)(I; \text{push } r_{fp}; \text{push } r_{ra}; Is; \\ & \text{mov } r_{ra}, cb_{cont}[\Delta]; \text{jump } p_{f'}[sub, \text{next}^2(\ell), \sigma]) \\ \sigma = \Gamma(r_{ra}) :: \text{next}(\ell) : \Gamma(r_{fp}) :: \varsigma \\ \Psi_2 = \Psi_1, cb_{cont} \mapsto \forall [\Delta](\Gamma[\text{sp} \mapsto \text{Ptr}(\text{next}^3(\ell))], \text{next}^3(\ell) : |\tau| :: \text{next}^2(\ell) : \sigma) \end{array}$$

Translation of basic blocks consists of translating local declarations and instructions. At the end of the block, arguments are popped from the stack and the return value is pushed.

$$\begin{split} & \Gamma_s(f) = (\tau_1, \dots, \tau_n) \to \tau \quad |\Gamma_s \vdash lds : \Gamma'_s| \ V \ 0 = (V', sz', I_{ld}) \\ & |\Gamma'_s \vdash sts| \ V' \ sz' \ f \ C_0 \ \Psi_1 \ p_f \ (\text{mov} \ r_{fp}, \text{sp}; I_{ld}) = (C'_0, \Psi_2, cb', I') \\ & |\Gamma'_s \vdash v : \tau| \ V' \ r_1 = I_v \quad \Psi_2(cb') = \forall [\Delta_2](\Gamma_2, \varsigma_2) \\ \hline & |\Gamma_s \vdash^\tau lds; sts; \text{return} \ v| \ f \ C_0 \ \Psi_1 = ((C'_0, cb' \mapsto b'), \Psi_2) \end{split}$$
 trans-b

where  $b' = \forall [\Delta_2](\Gamma_2, \varsigma_2) \{ I'; I_v; \text{ladd sp}, -4 * (sz' + n); \text{push } r_1; \text{jump } r_{ra} \}$ , and f has declaration  $\tau f(\tau_1 x_1, \dots, \tau_n x_n) rb$ and  $V = \{x_1 \mapsto 0, x_2 \mapsto -1, \dots, x_n \mapsto -n+1\}$ 

Translation of function declaration is mainly translating the basic block with parameters in the source type environment.

$$\frac{\Gamma'_s = \Gamma_s[f:(\tau_1, \dots, \tau_n) \to \tau, x_1: \tau_1, \dots, x_n: \tau_n]}{|\Gamma'_s \vdash^{\tau} rb| f C \Psi[p_f \mapsto |(\tau_1, \dots, \tau_n) \to \tau|] = (C', \Psi')}$$

$$\frac{|\Gamma_s \vdash \tau f(\tau_1 x_1, \dots, \tau_n x_n) rb: \Gamma_s[f:(\tau_1, \dots, \tau_n) \to \tau]| C \Psi = (C', \Psi')}$$
trans-f

Translation of programs uses a "halt" block as the return address of the main body. The "halt" block expects the return value from the main body.

$$\frac{|\bullet \vdash fds: \Gamma_s| \{p_{halt} \mapsto \text{block}_{halt}\} \{p_{halt} \mapsto \tau_{halt}\} = (C, \Psi)}{|\Gamma_s \vdash^{\tau} rb| \ main \ C \ (\Psi, p_{main} \mapsto \tau_{main}) = (C', \Psi')} \text{ trans-p}} \frac{|\bullet (fd_1, \dots, fd_n, rb)| = (C', \Psi', (\text{mov } r_{ra}, p_{halt}; \text{jump } p_{main}[\text{base}, \text{empty}]))}}{|\bullet (fd_1, \dots, fd_n, rb)| = (C', \Psi', (\text{mov } r_{ra}, p_{halt}; \text{jump } p_{main}[\text{base}, \text{empty}]))}$$

where  $\tau_{halt} = \forall [](\mathbf{sp} \mapsto \operatorname{Ptr}(\operatorname{next}(\operatorname{base})), \operatorname{next}(\operatorname{base}) : \operatorname{int} :: \operatorname{base} : \operatorname{Empty})$ and  $\tau_{main} = \forall [\eta, \rho](\{\mathbf{sp} \mapsto \operatorname{Ptr}(\eta), r_{ra} \mapsto \forall [](\mathbf{sp} \mapsto \operatorname{Ptr}(\operatorname{next}(\eta)), \operatorname{next}(\eta) : \operatorname{int} :: \eta : \rho)\}, \eta : \rho)$ 

We proved the type-preservation theorem of the translation:

**Theorem 5 (Type-preserving Translation)** Well-typed Micro-CLI programs translate to well-typed SST programs.

## 6 Conclusions

With a simple stack type  $\varsigma$ , SST safely supports many low-level idioms: stack pointers, frame pointers, by-value arguments, and by-reference arguments, where by-reference arguments may point to both stack data and heap data.

This paper presented one particular type system built around the stack type  $\varsigma$ , but many variations are possible. For example, we treated the stack pointer register as a special register to safely accomodate kernel-mode code in the presence of interrupts, but some other settings could treat the stack pointer as an ordinary register. For GC safety, we allowed pointer arithmetic on stack pointers but disallowed pointer arithmetic on heap pointers. For simplicity, we assumed infinite stack space to grow in, but a type checker based on SST could also verify stack overflow checks (perhaps in cooperation with virtual-memory-based overflow checks). Also for simplicity, our heap consisted of one-word objects, but this extends naturally to objects with multiple fields. Finally, to ensure simple, efficient type checking, we used a small, restricted linear logic, but we could trade efficiency for expressiveness by varying the linear logic, without abandoning the basic SST approach.

# References

- Amal Ahmed and David Walker. The logical approach to stack typing. In 2003 ACM SIGPLAN Workshop on Types in Language Design and Implementation, 2003.
- [2] Karl Crary. Toward a foundational typed assembly language. In Symposium on Principles of Programming Languages, 2003.
- [3] Karl Crary, David Walker, and Greg Morrisett. Typed memory management in a calculus of capabilities. In *Proceedings of the 26th ACM SIGPLAN-SIGACT* symposium on Principles of programming languages, pages 262–275. ACM Press, 1999.
- [4] ECMA. Standard ECMA-335 Common Language Infrastructure (CLI). 2006.
- [5] Matthew Fluet, Greg Morrisett, and Amal Ahmed. Linear regions are all you need. In 15th European Symposium on Programming (ESOP'06), 2006.
- [6] Jean-Yves Girard. Linear logic. In Theoretical Computer Science, 1987.
- [7] Chris Hawblitzel. Linear types for aliased resources (extended version). Technical Report MSR-TR-2005-141, Microsoft Research, 2005.
- [8] Samin S. Ishtiaq and Peter W. O'Hearn. BI as an assertion language for mutable data structures. In Symposium on Principles of Programming Languages, pages 14–26, 2001.
- [9] Limin Jia, Frances Spalding [Perry], David Walker, and Neal Glew. Certifying compilation for a language with stack allocation. In *LICS '05: Proceedings of the* 20th Annual IEEE Symposium on Logic in Computer Science (LICS' 05), pages 407–416, Washington, DC, USA, 2005. IEEE Computer Society.
- [10] Limin Jia, Frances Spalding [Perry], David Walker, and Neal Glew. Certifying compilation for a language with stack allocation. Technical Report TR-724-05, Princeton University, 2005.
- [11] Patrick Lincoln, John C. Mitchell, Andre Scedrov, and Natarajan Shankar. Decision problems for propositional linear logic. Ann. Pure Appl. Logic, 56(1-3):239– 311, 1992.
- [12] Tim Lindholm and Frank Yellin. The Java Virtual Machine Specification. Prentice Hall, 1999.
- [13] Greg Morrisett, Karl Crary, Neal Glew, and David Walker. Stack-based typed assembly language. *Journal of Functional Programming*, 13(5):957–959, 2003.
- [14] Greg Morrisett, David Walker, Karl Crary, and Neal Glew. From system F to typed assembly language. In ACM Transactions on Programming Languages and Systems (TOPLAS), volume 21, pages 527–568. ACM Press, 1999.
- [15] George Necula. Proof-Carrying Code. In ACM Symposium on Principles of Programming Languages, pages 106–119. ACM Press, 1997.
- [16] Frances Perry, Chris Hawblitzel, and Juan Chen. Proofs for SST, 2007. http://research.microsoft.com/users/juanchen/stack.
- [17] J. Reynolds. Separation logic: a logic for shared mutable data structures. In 3rd ACM SIGPLAN Workshop on Types in Compilation (TIC2000), 2002.

- [18] Frederick Smith, David Walker, and Greg Morrisett. Alias types. In In European Symposium on Programming, 2000.
- [19] P. L. Wadler. A taste of linear logic. In Proceedings of the 18th International Symposium on Mathematical Foundations of Computer Science, Gdánsk, New York, NY, 1993. Springer-Verlag.
- [20] David Walker. Mechanical reasoning about low-level programs. lecture notes, http://www.cs.cmu.edu/~dpw/papers.html, 2001.

# A SST Syntax

| location             | $\ell$   | ::= | $\eta \mid \text{base} \mid \text{next}(\ell) \mid p$                                  |
|----------------------|----------|-----|----------------------------------------------------------------------------------------|
| labeled stack type   | ς        | ::= | $\ell:\sigma$                                                                          |
| unlabeled stack type | $\sigma$ | ::= | $\rho \mid \text{Empty} \mid \tau :: \varsigma \mid \sigma \land \{\ell : \tau\}$      |
| $\mathbf{type}$      | au       | ::= | int   Nonsense   $Ptr(\ell)$   $HeapPtr(\tau)$   $\forall [\Delta](\Gamma, \varsigma)$ |
| stack loc            | d        | ::= | base   $next(d)$                                                                       |
| word value           | w        | ::= | $i \mid \text{nonsense} \mid p \mid d \mid w[\ell] \mid w[\sigma]$                     |
| operand              | 0        | ::= | $r \mid w \mid o[\ell] \mid o[\sigma]$                                                 |
| $\mathbf{instr}$     | ins      | ::= | $mov r, o \mid add r, o \mid sub r, o \mid ladd r, i$                                  |
|                      |          |     | $  \text{ load } r_1, [r_2 + i]   \text{ store } [r_1 + i], r_2$                       |
|                      |          |     | jumpif0 $r, o$   heapalloc $r = \langle o \rangle$                                     |
|                      |          |     | $\mid (\eta, r) = unpack(o)$                                                           |
| heap value           | v        | ::= | block $ \langle w \rangle$                                                             |
| block                | block    | ::= | $\forall [\Delta](\Gamma,\varsigma) \ b$                                               |
| block body           | b        | ::= | $ins; b \mid jump \ o$                                                                 |
| loc env              | $\Delta$ | ::= | $\bullet \mid \eta; \Delta \mid \rho; \Delta$                                          |
| heap                 | H        | ::= | $p_1 \mapsto v_1, \dots, p_n \mapsto v_n$                                              |
| heap env             | $\Psi$   | ::= | $p_1 \mapsto \tau_1, \dots, p_n \mapsto \tau_n$                                        |
| reg bank             | R        | ::= | $r_1 \mapsto w_1, \dots, r_n \mapsto w_n$                                              |
| reg file             | Γ        | ::= | $r_1 \mapsto \tau_1, \dots, r_n \mapsto \tau_n$                                        |
| stack value          | s        | ::= | $empty \mid w :: s$                                                                    |
| program              | P        | ::= | (H, R, s, b)                                                                           |

We use the following abbreviation:

$$(\tau_n \dots \tau_1) @(\ell : \sigma) = \operatorname{next}^n(\ell) : \tau_n :: \dots :: \operatorname{next}^1(\ell) : \tau_1 :: \ell : \sigma$$

# **B** SST Semantics

### B.1 Well-formedness

 $\Delta \vdash \ell$ 

$$\overline{\{\dots,\eta,\dots\} \vdash \eta} \text{ wf-l-var} \qquad \overline{\Delta \vdash \text{base}} \text{ wf-l-base}$$
$$\frac{\Delta \vdash \ell}{\Delta \vdash \text{next}(\ell)} \text{ wf-l-next} \qquad \overline{\Delta \vdash p} \text{ wf-l-p}$$

 $\Delta \vdash \varsigma$ 

$$\begin{array}{l} \displaystyle \frac{\Delta \vdash \ell}{\Delta \vdash \ell : \mathrm{Empty}} \ \mathrm{wf}\text{-S-empty} & \displaystyle \frac{\Delta \vdash \ell \quad \rho \in \Delta}{\Delta \vdash \ell : \rho} \ \mathrm{wf}\text{-S-P} \\ \\ \displaystyle \frac{\Delta \vdash \ell \quad \Delta \vdash \tau \quad \Delta \vdash \ell_q : \sigma}{\forall \ \ell'_q, \tau', \sigma' : \tau = \tau' \ \mathrm{if} \ \ell_q : \sigma \Rightarrow \ell'_q : (\sigma' \land \{\ell : \tau'\})} \\ \hline \\ \displaystyle \frac{\Delta \vdash \ell \quad \Delta \vdash \tau \quad \Delta \vdash \ell_q : \sigma}{\Delta \vdash \ell_q : (\sigma \land \{\ell : \tau\})} \ \mathrm{wf}\text{-S-alias} \\ \\ \displaystyle \frac{\Delta \vdash \ell \quad \Delta \vdash \tau \quad \Delta \vdash \varsigma}{\forall \ \ell'_q, \ell', \tau', \sigma' : \ell \neq \ell' \ \mathrm{if} \ \varsigma \Rightarrow \ell'_q : (\sigma' \land \{\ell' : \tau'\})} \\ \hline \\ \displaystyle \frac{\Delta \vdash \ell : (\tau : : \varsigma)} \\ \end{array} \right) \ \mathrm{wf}\text{-S-concat}$$

 $\Delta \vdash \tau$ 

$$\frac{\overline{\Delta \vdash \text{int}} \text{ wf-t-int}}{\overline{\Delta \vdash \text{Nonsense}} \text{ wf-t-ns}} \quad \frac{\underline{\Delta \vdash \tau}}{\overline{\Delta \vdash \text{HeapPtr}(\tau)}} \text{ wf-t-hp} \\
\frac{\underline{\Delta \vdash \ell}}{\overline{\Delta \vdash \text{Ptr}(\ell)}} \text{ wf-t-single} \quad \frac{\underline{\Delta}, \Delta' \vdash \Gamma' \quad \Delta, \Delta' \vdash \varsigma'}{\underline{\Delta \vdash \forall [\Delta'](\Gamma', \varsigma')}} \text{ wf-t-code} \\
\frac{\underline{\Delta \vdash \Gamma}}{\underline{\Delta \vdash \Gamma}} \\
\frac{\underline{\Delta \vdash \tau}}{\underline{\Delta \vdash \tau}} \text{ wf-G}$$

$$\frac{1}{\Delta \vdash \{\dots, r \mapsto \tau, \dots\}}$$
 wf-

#### **B.2** Static Semantics

$$\begin{split} \overline{\Delta; \Psi; \Gamma \vdash o: \tau} \\ \overline{\Delta; \Psi; \Gamma \vdash r: \Gamma(r)} \stackrel{\text{o-reg}}{\longrightarrow} \quad \overline{\Delta; \Psi; \Gamma \vdash i: \text{int}} \stackrel{\text{o-int}}{\longrightarrow} \quad \overline{\Delta; \Psi; \Gamma \vdash n \text{onsense} : \text{Nonsense}} \stackrel{\text{o-ns}}{\longrightarrow} \\ \overline{\Delta; \Psi; \Gamma \vdash p: \Psi(p)} \stackrel{\text{o-p-H}}{\longrightarrow} \quad \overline{\Delta; \Psi; \Gamma \vdash p: \text{Ptr}(p)} \stackrel{\text{o-p}}{\longrightarrow} \quad \overline{\Delta; \Psi; \Gamma \vdash d: \text{Ptr}(d)} \stackrel{\text{o-d}}{\longrightarrow} \\ \overline{\Delta; \Psi; \Gamma \vdash o: \forall [\eta, \Delta'](\Gamma', \varsigma) \quad \Delta \vdash \ell} \\ \overline{\Delta; \Psi; \Gamma \vdash o[\ell] : \forall [\Delta'](\Gamma'[\ell/\eta], \varsigma[\ell/\eta])} \stackrel{\text{o-inst-l}}{\longrightarrow} \frac{\Delta; \Psi; \Gamma \vdash o: \forall [\rho, \Delta'](\Gamma', \varsigma) \quad \Delta \vdash \sigma}{\Delta; \Psi; \Gamma \vdash o[\sigma] : \forall [\Delta'](\Gamma'[\sigma/\rho], \varsigma[\sigma/\rho])} \stackrel{\text{o-inst-Q}}{\longrightarrow} \\ \hline \left[ \vdash (\Gamma, \varsigma)\{r \leftarrow \tau\}(\Gamma', \varsigma') \right] \\ \frac{r \neq \text{sp}}{\vdash (\Gamma, \varsigma)\{r \leftarrow \tau\}(\Gamma', \varsigma)} \stackrel{\text{a-not-esp}}{= \text{not-esp}} \quad \frac{\vdash \text{Resize}(\ell, \varsigma) = \varsigma' \quad \Gamma' = \Gamma[\text{sp} \mapsto \text{Ptr}(\ell)]}{\vdash (\Gamma, \varsigma)\{\text{sp} \leftarrow \text{Ptr}(\ell)\}(\Gamma', \varsigma')} \stackrel{\text{a-esp}}{= \text{a-esp}} \\ \hline \left[ \vdash \text{Resize}(\ell, \varsigma) = \epsilon' \right] \\ \frac{\varsigma \Rightarrow \vec{\tau} @(\ell : \sigma)}{\vdash \text{Resize}(\ell, \varsigma) = \ell : \sigma} \stackrel{\text{s-shrink}}{= \text{s-shrink}} \quad \frac{\varsigma' = (\text{Nonsense}_{n}; \dots; \text{Nonsense}_{1})@(\ell : \sigma)}{\vdash \text{Resize}(next^{n}(\ell), \ell : \sigma) = \varsigma'} \stackrel{\text{s-offset-prev}}{= \text{s-offset-prev}} \\ \end{array}$$

$$\begin{split} \frac{|\varsigma \vdash \ell : \tau|}{|\varsigma \vdash \ell : \tau} & \varsigma \stackrel{|}{\rightarrow} \ell : \tau \stackrel{|}{\rightarrow} s \text{-lookup} \\ \hline s \stackrel{|}{\rightarrow} \frac{|}{\varsigma \vdash \ell \leftarrow \tau \rightsquigarrow \varsigma} s \text{-update-weak} & \frac{|}{\varsigma \vdash \ell \leftarrow \tau' \rightsquigarrow \tau} \stackrel{|}{\rightarrow} \frac{|}{\circ} (\ell : \tau : : \varsigma')}{|\varsigma \vdash \ell \leftarrow \tau' \rightsquigarrow \tau} s \text{-update-strong} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma'; \varsigma')} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Delta : \Psi \vdash (\Gamma; \varsigma) [\text{ims}](\Gamma = \tau) + |}{|} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma ; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma ; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma ; \varphi) + |} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma ; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi \vdash (\Gamma; \varphi) [} \\ \hline \frac{|}{\Gamma : \varphi$$

Г

$$\begin{split} \hline \vdash P \\ & \vdash H: \Psi \quad \bullet; \Psi \vdash s: \varsigma \quad \bullet; \Psi \vdash R: \Gamma \quad \bullet; \Psi; \Gamma; \varsigma \vdash b \\ & \vdash (H, R, s, b) \\ \hline \vdash H: \Psi \\ & \underbrace{\Psi = \{ \dots, p \mapsto \tau, \dots\} H = \{ \dots, p \mapsto v, \dots \} \dots \quad \bullet; \Psi \vdash v: \tau \dots \\ & \vdash H: \Psi \\ & \underbrace{\Delta; \Psi \vdash R: \Gamma} \\ & \underbrace{\Gamma = \{ \dots, r \mapsto \tau, \dots\} R = \{ \dots, r \mapsto w, \dots \} \dots \quad \Delta; \Psi; \bullet \vdash w: \tau \dots \\ & \Delta; \Psi \vdash R: \Gamma \\ \hline \Delta; \Psi \vdash s: \varsigma \\ \hline \Delta; \Psi \vdash empty: (base: Empty) \quad s \text{-base} \quad \underbrace{\Delta; \Psi \vdash s: (\ell: \sigma) \quad \Delta; \Psi; \bullet \vdash w: \tau}_{\Delta; \Psi \vdash w: s: (next(\ell): \tau: \ell: \sigma)} \text{-s-concat} \\ & \underbrace{\Delta; \Psi, \{ p \mapsto \text{HeapPtr}(\tau) \} \vdash s: (\ell: \sigma)}_{\Delta; \Psi, \{ p \mapsto \text{HeapPtr}(\tau) \} \vdash s: (\ell: (\sigma \land \{ p: \tau \}))} \text{-s-alias} \quad \underbrace{\Delta; \Psi \vdash s: \varsigma \quad \varsigma \Rightarrow \varsigma'}_{\Delta; \Psi \vdash s: \varsigma'} \text{-s-imp} \\ & \underbrace{\Delta; \Psi \vdash (\Gamma; \varsigma) \{ \text{ins} \} (\Gamma'; \varsigma')}_{\Delta; \Psi; \Gamma; \varsigma \vdash \text{ins}; b} \quad \text{b-ins} \quad \underbrace{\Delta; \Psi; \Gamma \vdash o: \forall [] (\Gamma', \varsigma')}_{\Delta; \Psi; \Gamma; \varsigma \vdash \text{jump} o} \text{-b-jump} \\ & \underbrace{\Delta; \Psi; \Gamma \vdash o: \text{HeapPtr}(\tau) \quad r \neq \text{sp} \quad \eta \notin \Delta \\ & \underbrace{(\Delta; \eta); \Psi; \Gamma \vdash o: \text{HeapPtr}(\tau) \quad r \neq \text{sp} \quad \eta \notin \Delta \\ & \underbrace{(\Delta; \eta); \Psi; \Gamma \vdash o: \text{HeapPtr}(\tau) \quad r \neq \text{sp} \quad \eta \notin \Delta \\ & \underbrace{\Delta; \Psi; \Gamma \vdash o: \text{HeapPtr}(\tau) \quad r \neq \text{sp} \quad \eta \notin \Delta \\ & \underbrace{\Delta; \Psi; \Gamma; \ell: \sigma \vdash (\eta, r) = \text{unpack}(o) \quad b \text{-unpack} \\ \hline \end{array}$$

$$\begin{array}{|c|c|c|c|c|} \hline \Delta; \Psi \vdash v : \tau \\ \hline \\ \hline \Psi \vdash \forall [\Delta'](\Gamma',\varsigma') & \Delta \vdash \forall [\Delta'](\Gamma',\varsigma') \\ \hline \\ \Delta; \Psi \vdash \forall [\Delta'](\Gamma',\varsigma') & b : \forall [\Delta'](\Gamma',\varsigma') \end{array} v-code & \begin{array}{|c|c|c|c|c|} \hline \\ \Delta; \Psi \vdash \langle w \rangle : HeapPtr(\tau) \end{array} v-hp \end{array}$$

# **B.3** Dynamic Semantics

 $P \to P'$ 

$$\begin{split} \frac{R \vdash o \mapsto w \quad (R,s)\{r \leftarrow w\}(R',s')}{(H,R,s,(\mathrm{mov}\;r,o;\;b)) \to (H,R',s',b)} \text{ e-mov} \\ \frac{R \vdash r \mapsto d \quad (R,s)\{r \leftarrow d+i\}(R',s')}{(H,R,s,(\mathrm{ladd}\;r,-4*i;\;b)) \to (H,R',s',b)} \text{ e-ladd} \\ \frac{R \vdash r \mapsto i_1 \quad R \vdash o \mapsto i_2 \quad (R,s)\{r \leftarrow i_1+i_2\}(R',s')}{(H,R,s,(\mathrm{add}\;r,o;\;b)) \to (H,R',s',b)} \text{ e-add} \\ \frac{R \vdash r \mapsto i_1 \quad R \vdash o \mapsto i_2 \quad (R,s)\{r \leftarrow i_1-i_2\}(R',s')}{(H,R,s,(\mathrm{sub}\;r,o;\;b)) \to (H,R',s',b)} \text{ e-sub} \\ \frac{R \vdash r_2 \mapsto p \quad H(p) = \langle w \rangle \quad (R,s)\{r_1 \leftarrow w\}(R',s')}{(H,R,s,(\mathrm{load}\;r_1,[r_2 + 0];b)) \to (H,R',s',b)} \text{ e-load-p} \\ \frac{R \vdash r_2 \mapsto d \quad s(d+i) = w \quad (R,s)\{r_1 \leftarrow w\}(R',s')}{(H,R,s,(\mathrm{load}\;r_1,[r_2 + (-4*i)];b)) \to (H,R',s',b)} \text{ e-load-d} \\ \frac{R \vdash r_1 \mapsto d \quad R \vdash r_2 \mapsto w \quad s' = s[d+i \leftarrow w]}{(H,R,s,(\mathrm{store}\;[r_1 + 0],r_2;b)) \to (H[p \leftarrow \langle w'\rangle],R,s,b)} \text{ e-store-p} \\ \frac{R \vdash r_1 \mapsto d \quad R \vdash r_2 \mapsto w \quad s' = s[d+i \leftarrow w]}{(H,R,s,(\mathrm{store}\;[r_1 + (-4*i)],r_2;b)) \to (H,R,s',b)} \text{ e-store-d} \\ \frac{R \vdash o \mapsto w \quad p \notin \mathrm{domain}(H) \quad H' = H, p \mapsto \langle w \rangle \quad (R,s)\{r \leftarrow p\}(R',s')}{(H,R,s,(\mathrm{inuprif0}\;r,o;b)) \to (H,R,s,b)} \text{ e-jump0-false} \\ \frac{R \vdash r \mapsto 0 \quad R \vdash o \mapsto p[\mathrm{subst}] \quad H(p) = \forall[\Delta](\Gamma,\varsigma) \ b_2}{(H,R,s,(\mathrm{jumpif0}\;r,o;b_1)) \to (H,R,s,b_2[\mathrm{subst}/\Delta])} \text{ e-jump0-true} \end{split}$$

$$\frac{R \vdash o \mapsto p \quad (R, s)\{r \leftarrow p\}(R', s')}{(H, R, s, ((\eta, r) = \operatorname{unpack}(o); b)) \to (H, R', s', b[p/\eta])} \text{ e-unpack}$$

$$s, ((\eta, r) = \operatorname{unpack}(o); b)) \to (H, K, s', b[p/\eta])$$
$$\frac{R \vdash o \mapsto p[\operatorname{subst}] \quad H(p) = \forall [\Delta](\Gamma, \varsigma) \ b}{(H, R, s, \operatorname{jump} o) \to (H, R, s, b[\operatorname{subst}/\Delta])} \text{ e-jump}$$